# Energy consumption levels in 300-Gb/s-class signal processors Yoshiyasu Ueno,<sup>1</sup> Nguyen Tuan Anh,<sup>1, 2</sup> Shota Sakano<sup>1</sup> <sup>1</sup> National University of Electronic Communications, Tokyo (<sup>2</sup> present affiliation: FTP software, Co. Ltd., Tokyo) ### **U87** ## Target Application, for future ICT - serially-faster, integer-signal-processor technology, as productive option to, many-core-MPU strategy. - speed 300 Gb/s, energy 0.3 pJ/bit, size 250×250μm². electronic Intel 4004, 80386 → All-Optical. #### Backgrounds and recent understandings: - proto-type-device demonstrations (160-to-640-Gb/s). - latest energy-consumption: 3 pJ/bit (gates and memories). electron-number consumption: ≈1×10<sup>7</sup> electrons/bit. - optical-acceleration scheme will be equivalent to faster materials, such as QD, ISBT (AIST), and Be-doped (NTT) materials. ### On-going research subjects, after recent understandings: - (1) to enhance efficiency (from electron modulation to refractive-index modulation) $\frac{5}{8}$ $\approx$ 10° - (2) to revise signal-discrimination scheme (from non-degenerate to degenerate). - (3) to enhance density of excited electrons (from dilute to denser). ## Energy consumptions for all-optical gates ▲ semiconductors, △ expected (▼ silica-fibers) #### This series of works (F. Salleras, M. Honma, N.T. Anh, S. Sakano et al.): material-level characterization research (much more flexible than device-level characterization, e.g., dependences on signal-wavelength), primarily for characterizing dependences of refractive-index modulation-depth, and resultant device-level energy-consumption levels (pJ/bit). Example of preliminary results (under study and discussion): #### References 1) S. Nakamura, Y. Ueno, and K. Tajima, IEEE Photon. Technol. Lett. 13 (2001) 1091, 2) Y. Liu, E. Tangdiongga, et al., J. Lightwave Technol. 24 (2006) 230, 3) Y. Liu, E. Tangdiongga, et al., J. Lightwave Technol. 25 (2007) 103, 4) J. Sakaguchi, T. Nishida, and Y. Ueno, Opt. Comm. 282 (2009) 1728, 5) J. Sakaguchi, F. Salleras, K. Nishimura, and Y. Ueno, Optics Express 15 (2007) 14887, 6) Y. Ueno, Solid State Devices and Materials (ssdm2010), Sept. 2010, U. Tokyo, 7) Y. Ueno, 5th Triangle Symposium on Advanced Information and Communication Technology (TriSAI), October 2010, BUPT Beijing, 7) David Patterson, "The trouble with multi-core," IEEE Spectrum vol. 47, no. 7, pp. 24-29, July 2010.